# **HALF ADDER USING NAND GATE AND LAYOUT**

by

| NAME           | ROLL NUMBER | REGISTRATION NO. |
|----------------|-------------|------------------|
| 1. Ayan Munshi | 35000323063 | 233500120325     |

A comprehensive project progress report has been submitted in partial fulfilment of the requirements for the degree of

# BACHELOR OF TECHNOLOGY IN ELECTRONICS & COMMUNICATION ENGINEERING

Department of Electronics & Communication
Engineering Ramkrishna Mahato Government
Engineering College, Purulia
Affiliated to Maulana Abul Kalam Azad University of Technology,
West Bengal
AGHARPUR, JOYPUR, PURULIA – 723 103

# **CONTENTS**

| Sl no. | Contents            |
|--------|---------------------|
| 1      | General Information |
| 2      | Project Description |
| 3      | Market Potential    |
| 4      | software required   |

### **General Information**

A half adder is a fundamental digital circuit used in arithmetic operations, particularly for the addition of two single-bit binary numbers. The circuit produces two outputs: the Sum (S) and the Carry (C). The Sum is the XOR of the input bits, while the Carry is the AND of the inputs.

# **Using Only NAND Gates:**

NAND gates are universal gates, meaning any logic function can be implemented using only NANDs. The half adder can be constructed using NAND gates as follows:

### Sum (A ⊕ B):

The XOR function can be built using four NAND gates

A NAND B  $\rightarrow$  X1

A NAND X1  $\rightarrow$  X2

B NAND X1  $\rightarrow$  X3

X2 NAND X3 → SUM

#### Carry $(A \cdot B)$ :

The AND function can be constructed with two NAND gates:

A NAND B  $\rightarrow$  Y1 Y1 NAND Y1  $\rightarrow$  CARRY

Thus, a half adder using only NAND gates requires a total of 6 NAND gates (4 for XOR and 2 for AND).



# <u>Layout Overview (UP to 300 words):</u>

In an ASIC layout or CMOS VLSI design, creating a half adder using NAND gates involves arranging transistors in standard cells. Each NAND gate comprises four transistors (two PMOS and two NMOS). The layout ensures optimized area, minimal delay, and proper routing of interconnects.

# For CMOS layout:

- PMOS transistors are placed at the top (VDD side).
- NMOS transistors are placed at the bottom (GND side).
- Inputs are routed horizontally; outputs vertically for ease of connection.

# The final layout includes:

- Six NAND gate cells.
- Interconnections for intermediate signals (X1 to X3, Y1).
- Power rails (VDD and GND) at top and bottom.
- Metal layers for routing.

Proper layout design ensures:

- Minimum area usage.
- Low power consumption.
- Reduced propagation delay, critical in high-speed digital circuits.

In summary, a half adder using NAND gates is not only a basic building block for arithmetic logic units (ALUs), but also serves as a key example for demonstrating universal gate logic synthesis and layout design in VLSI.

### **Project Description**

This project focuses on the design, implementation, and layout of a half adder circuit using only NAND gates. A half adder is a basic combinational logic circuit that performs the addition of two single-bit binary inputs. It generates two outputs: Sum and Carry. The Sum output is the result of the XOR operation, while the Carry output is the result of the AND operation.

The unique aspect of this project is the realization of the half adder using only NAND gates, which are considered universal gates. Universal gates can be used to construct any other logic gate, and this project demonstrates this concept practically by replacing XOR and AND operations with equivalent NAND gate combinations.

The project includes:

- Logic design using Boolean algebra.
- Circuit implementation using six NAND gates: four for generating the XOR (Sum), and two for generating the AND (Carry).
- Simulation using Verilog HDL on simulation tools such as ModelSim or Xilinx Vivado to verify functionality.
- CMOS layout design using tools like Microwind or Cadence, showing how the circuit would be implemented on silicon.
- Timing and power analysis to evaluate the circuit performance in terms of delay and efficiency.

This project serves as a foundational block in understanding digital design principles, logic gate minimization, and layout-level implementation in VLSI systems. It is suitable for undergraduate electronics or computer engineering students aiming to grasp practical aspects of digital electronics and CMOS circuit design. The outcome of the project is a fully functional, optimized, and compact layout of a half adder, built entirely from NAND logic, ready for integration into larger arithmetic logic units or embedded systems.

#### **Market Potential**

The half adder, though a basic digital component, plays a crucial role in the design of complex arithmetic circuits like full adders, ALUs (Arithmetic Logic Units), and digital signal processors. Implementing half adders using only NAND gates offers significant market potential due to its efficiency in area optimization, low power consumption, and ease of fabrication in VLSI designs.

In the semiconductor and embedded systems industry, logic designs using universal gates like NAND are highly valuable, especially in custom ASICs and FPGA applications. These simplified gate-level designs are ideal for low-cost microcontrollers, IoT devices, and portable electronics where space and power are limited.

Additionally, the education sector benefits from such projects as practical teaching tools in digital electronics and VLSI courses. Companies involved in EDA (Electronic Design Automation) software, semiconductor manufacturing, and hardware prototyping can use such designs as basic test cases for simulation and verification tools.

With the continued growth in automation, AI hardware, and edge computing, efficient arithmetic circuits will remain in demand. The NAND-based half adder, though simple, forms a foundational part of this expanding digital ecosystem, highlighting its continued relevance and market value.

# software required

Kicad shematic 8.0 microwind 3.1